<?xml version="1.0" encoding="UTF-8"?>
<!--Generated at Mon, 20 Apr 2026 19:16:19 +0200-->
<rss version="2.0">
 <channel>
  <title>[elecena] 1:2 Clock Fanout Buffer and Frequency Divider - zmiany ceny</title>
  <description>The 8T73S1802 is a fully integrated clock fanout buffer and frequency divider. The input signal is frequency-divided and then fanned out to one differential LVPECL and one LVCMOS output. Each of the outputs can select its individual divider value from the range of ÷1, ÷2, ÷4 and ÷8. Three control inputs EN, SEL0, and SEL1 (3-level logic) are available to select the frequency dividers and the output enable/disable state. The single-ended LVCMOS output is phase-delayed by 650ps to minimize coupling of LVCMOS switching into the differential output during its signal transition.

The 8T73S1802 is optimized to deliver very low phase noise clocks. The VBB output generates a common-mode voltage reference for the differential clock input so that connecting the VBB pin to an unused input (nCLK) enables to use of single-ended input signals. The extended temperature range supports wireless infrastructure, telecommunication, and networking end equipment requirements. The 8T73S1802 can be used with a 3.3V or a 2.5V power supply.</description>
 </channel>
</rss>
