<?xml version="1.0" encoding="UTF-8"?>
<!--Generated at Fri, 01 May 2026 20:32:08 +0200-->
<rss version="2.0">
 <channel>
  <title>[elecena] 1:3 LVPECL clock buffer with programable divider - zmiany ceny</title>
  <description>The CDCP1803 clock driver distributes one pair of differential clock inputs to three pairs of LVPECL differential clock outputs Y[2:0] and Y[2:0] with minimum skew for clock distribution. The CDCP1803 is specifically designed for driving 50-Ω transmission lines.

The CDCP1803 has three control terminals, S0, S1, and S2, to select different output mode settings; see for details. The CDCP1803 is characterized for operation from –40°C to 85°C. For use in single-ended driver applications, the CDCP1803 also provides a VBB output terminal that can be directly connected to the unused input as a common-mode voltage reference.</description>
 </channel>
</rss>
