<?xml version="1.0" encoding="UTF-8"?>
<!--Generated at Fri, 01 May 2026 15:54:18 +0200-->
<rss version="2.0">
 <channel>
  <title>[elecena] Low jitter, 1:4 universal-to-LVDS buffer with selectable output divider - zmiany ceny</title>
  <description>The CDCLVD1213 clock buffer distributes an input clock to 4 pairs of differential LVDS clock outputs with low additive jitter for clock distribution. The input can either be LVDS, LVPECL, or CML.

The CDCLVD1213 contains a high performance divider for one output (QD) which can divide the input clock signal by a factor of 1, 2, or 4.

The CDCLVD1213 is specifically designed for driving 50-Ω transmission lines. The part supports a fail-safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.

The device operates in 2.5-V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD1213 is packaged in small, 16-pin, 3-mm × 3-mm VQFN package.</description>
 </channel>
</rss>
